Skip to:Content
|
Bottom
Cover image for Applied Reconfigurable Computing. Architectures, Tools, and Applications 19th International Symposium, ARC 2023, Cottbus, Germany, September 27-29, 2023, Proceedings
Title:
Applied Reconfigurable Computing. Architectures, Tools, and Applications 19th International Symposium, ARC 2023, Cottbus, Germany, September 27-29, 2023, Proceedings
Author:
Palumbo, Francesca. editor.
ISBN:
9783031429217
Edition:
1st ed. 2023.
Physical Description:
XIII, 376 p. 167 illus., 142 illus. in color. online resource.
Series:
Lecture Notes in Computer Science, 14251
Contents:
Design Methods and Tools -- High-Level Synthesis of Memory Systems for Decoupled Data Orchestration -- Rapid Prototyping of Complex Micro-architectures through High-Level Synthesis -- NVMulator: A Con gurable Open-Source Non-Volatile Memory Emulator for FPGAs -- On the OpenCL Support for Streaming Fixed-Function Accelerators on Embedded SoC FPGAs -- Design Space Exploration of Application Specific Number Formats targeting an FPGA Implementation of SPICE -- Memory-Aware Scheduling for a Resource-Elastic FPGA Operating System -- ArcvaVX: OpenVX Framework for Adaptive Reconfigurable Computer Vision Architectures -- Applications -- FPGA-Integrated Bag of Little Bootstraps Accelerator for Approximate Database Query Processing -- Accelerating Graph Neural Networks in Pytorch With HLS and Deep Data flows -- DNN Model Theft through Trojan Side Channel on Edge FPGA Accelerator -- Towards Secure and Efficient Multi-generation Cellular Communications: Multi-mode SNOW-3G/V ASIC and FPGA Implementations -- A Convolution Neural Network based Displaced Vertex Trigger for the Belle II Experiment -- On-FPGA Spiking Neural Networks for Multi-Variable End-to-End Neural Decoding -- Implementation of a Perception System for Autonomous Vehicles using a Detection-Segmentation Network in SoC FPGA -- Architectures -- Increasing the Fault Tolerance of COTS FPGAs in Space: SEU Mitigation Techniques on MPSoC -- Scalable and Energy-Efficient NN Acceleration with GPU-ReRAM Architecture -- On Guaranteeing Schedulability of Periodic Real-time Hardware Tasks under ReconOS64 -- Evolutionary FPGA-based Spiking Neural Networks for Continual Learning -- More Efficient CMMs on FPGAs: Instantiated Ternary Adders for Computation Coding -- Energy Efficient DNN Compaction for Edge Deployment -- Special Session: Near and In-Memory Computing -- TAPRE-HBM: Trace-Based Processor Rapid Emulation using HBM on FPGAs -- An Almost Fully RRAM-based LUT Design for Reconfigurable Circuits -- A Light-weight Vision Transformer toward Near-Memory Computation on an FPGA -- PhD Forum Papers Radiation Tolerant Reconfigurable Hardware Architecture Design Methodology -- A Control Data Acquisition System Architecture for MPSoC-FPGAs in Computed Tomography -- Simulation and Modeling for Network-on-Chip based MPSoC -- A Design-Space Exploration Framework for Application-Specification -- Machine Learning targeting Reconfigurable Computing.
Added Corporate Author:
Holds:
Copies:

Available:*

Library
Material Type
Item Barcode
Shelf Number
Status
Item Holds
Searching...
E-Book 521144-1001 XX(521144.1)
Searching...

On Order

Go to:Top of Page