SVA: The Power of Assertions in SystemVerilog
tarafından
Cerny, Eduard. author.
Başlık
:
SVA: The Power of Assertions in SystemVerilog
Yazar
:
Cerny, Eduard. author.
ISBN
:
9783319071398
Basım Bilgisi
:
2nd ed. 2015.
Fiziksel Tanımlama
:
XIX, 590 p. 173 illus. online resource.
İçerik
:
Part I. Opening -- Introduction -- System Verilog Language and Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference.- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences.- Clocks -- Resets -- Procedural Concurrent Assertions.- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification.- Formal Verification and Models.- Formal Semantics.- Part VI. Advanced Checkers -- Checkers in Formal Verification.- Checker Libraries -- Appendix -- References.- Index.
Konu Terimleri
:
Electronic circuits.
Microprocessors.
Computer architecture.
Electronic Circuits and Systems.
Processor Architectures.
Yazar Ek Girişi
:
Dudani, Surrendra.
Havlicek, John.
Korchemny, Dmitry.
Tüzel Kişi Ek Girişi
:
SpringerLink (Online service)
Elektronik Erişim
:
| Kütüphane | Materyal Türü | Demirbaş Numarası | Yer Numarası | [[missing key: search.ChildField.HOLDING]] | Durumu/İade Tarihi |
|---|
| Çevrimiçi Kütüphane | E-Kitap | 529900-1001 | ONLINE | | Elektronik Kütüphane |