Phase-locked loops : system perspectives and circuit design aspects
tarafından
 
Rhee, Woogeun, 1968- author.

Başlık
Phase-locked loops : system perspectives and circuit design aspects

Yazar
Rhee, Woogeun, 1968- author.

ISBN
9781119909064
 
9781119909057
 
9781119909071

Fiziksel Tanımlama
1 online resource (xv, 364 pages) : illustrations

İçerik
Preface xiii -- About Authors xv -- 1 Introduction 1 -- 1.1 Phase-Lock Technique 1 -- 1.2 Key Properties and Applications 2 -- 1.3 Organization and Scope of the Book 6 -- Part I Phase-Lock Basics 9 -- 2 Linear Model and Loop Dynamics 11 -- 2.1 Linear Model of the PLL 11 -- 2.2 Feedback System 13 -- 2.3 Loop Dynamics of the PLL 16 -- 2.4 Noise Transfer Function 26 -- 2.5 Charge-Pump PLL 29 -- 2.6 Other Design Considerations 39 -- 3 Transient Response 43 -- 3.1 Linear Transient Performance 44 -- 3.2 Nonlinear Transient Performance 52 -- 3.3 Practical Design Aspects 56 -- Part II System Perspectives 67 -- 4 Frequency and Spectral Purity 69 -- 4.1 Spur Generation and Modulation 69 -- 4.2 Phase Noise and Random Jitter 87 -- 5 Application Aspects 101 -- 5.1 Frequency Synthesis 102 -- 5.2 Clock-and-Data Recovery 112 -- 5.3 Clock Generation 120 -- 5.4 Synchronization 127 -- Part III Building Circuits 135 -- 6 PhaseDetector 137 -- 6.1 Non-Memory Phase Detectors 137 -- 6.2 Phase-Frequency Detector 142 -- 6.3 Charge Pump 149 -- 7 Voltage-Controlled Oscillator 165 -- 7.1 Oscillator Basics 166 -- 7.2 LC VCO 175 -- 7.3 RING VCO 190 -- 7.4 Relaxation VCO 201 -- 8 FrequencyDivider 209 -- 8.1 Basic Operation 209 -- 8.2 Circuit Design Considerations 219 -- 8.3 Other Topologies 229 -- Part IV PLL Architectures 237 -- 9 Fractional-N PLL 239 -- 9.1 Fractional-N Frequency Synthesis 239 -- 9.2 Frequency Synthesis with Delta-Sigma Modulation 249 -- 9.3 Quantization Noise Reduction Methods 271 -- 9.4 Frequency Modulation by Fractional-N PLL 278 -- 10 Digital-Intensive PLL 287 -- 10.1 DPLL with Linear TDC 288 -- 10.2 DPLL with 1-Bit TDC 304 -- 10.3 Hybrid PLL 315 -- 11 Clock-and-Data Recovery PLL 325 -- 11.1 Loop Dynamics Considerations for CDR 325 -- 11.2 CDR PLL Architectures Based on Phase Detection 329 -- 11.3 Frequency Acquisition 340 -- 11.4 DLL-assisted CDR Architectures 344 -- 11.5 Open-Loop CDR Architectures 351 -- References 355 -- Index 359.

Özet
"This book gives insight into how to design phase-locked loops (PLLs) to meet different system requirements. Learning system architectures and design trade-offs, readers will know where to, when to, and how to use PLLs for broad range of applications. The organization of the book is unique in that the fundamental theories and the circuit design aspects are well balanced for PLL circuit design. From this book, readers learn the role of PLLs in modern communication systems, phase-lock techniques, and theoretical analysis of PLL. Other areas covered include system design considerations and architectures, building blocks with practical circuit design aspects, applications of PLLs for wireless and wireline systems, and advanced topics such as noise coupling, layout, etc."-- Provided by publisher.

Notlar
John Wiley and Sons

Konu Terimleri
Phase-locked loops -- Design and construction.
 
Circuits.
 
Electronics.
 
TECHNOLOGY & ENGINEERING.

Tür
Electronic books.

Yazar Ek Girişi
Yu, Zhiping, 1944-

Elektronik Erişim
https://onlinelibrary.wiley.com/doi/book/10.1002/9781119909071


KütüphaneMateryal TürüDemirbaş NumarasıYer Numarası[[missing key: search.ChildField.HOLDING]]Durumu/İade Tarihi
Çevrimiçi KütüphaneE-Kitap598794-1001TK7872 .P38 R44 2024Wiley E-Kitap Koleksiyonu